Product Collection
Stratix® V E FPGA
Marketing Status
Launched
Launch Date
2010
Lithography
28 nm

Resources

Logic Elements (LE)
840000
Adaptive Logic Modules (ALM)
317000
Adaptive Logic Module (ALM) Registers
1268000
Fabric and I/O Phase-Locked Loops (PLLs)
28
Maximum Embedded Memory
61.67 Mb
Digital Signal Processing (DSP) Blocks
352
Digital Signal Processing (DSP) Format
Multiply and Accumulate, Variable Precision, Fixed Point (hard IP)
Hard Memory Controllers
No
External Memory Interfaces (EMIF)
DDR, DDR2, DDR3, QDR II, QDR II+, RLDRAM II, RLDRAM 3

I/O Specifications

Maximum User I/O Count
840
I/O Standards Support
3.0 V LVTTL, 1.2 V to 3.0 V LVCMOS, SSTL, HSTL, HSUL, Differential SSTL, Differential HSTL, Differential HSUL, LVDS, Mini-LVDS, RSDS, LVPECL, BLVDS
Maximum LVDS Pairs
420

Package Specifications

Package Options
F1517, F1932

Supplemental Information