Article ID: 000075135 Content Type: Troubleshooting Last Reviewed: 09/12/2012

Why might my Stratix V PCI Express Gen1/2 link fail to train correctly?

Environment

  • Quartus® II Subscription Edition
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT
    Description

    Due to non-optimal PMA settings for Gen1 and Gen2 designs in the Stratix® V PCI Express® Hard IP core, you may experience a problem with your PCI Express link failing to correctly train to the L0 state, and instead may observe that the LTSSM toggles between 0,1,2,4,0,1,2,4....

    Resolution

    This problem has been fixed in Quartus® II software version 12.0 DP2 and later.  Refer to the following link for instructions to install the Device Patch (DP): 

    http://www.altera.com/support/kdb/solutions/rd06202012_726.html

    Related Products

    This article applies to 2 products

    Stratix® V GX FPGA
    Stratix® V GT FPGA