Article ID: 000076464 Content Type: Troubleshooting Last Reviewed: 06/28/2012

RapidIO IP Core Customer Testbench Fails Simulation For Some Arria V Variations With Mismatched Reference Clock Frequency

Environment

  • Quartus® II Subscription Edition
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT

    Critical Issue

    Description

    The testbench for a RapidIO MegaCore function x1 5.00 Gbaud variation that targets an Arria V device might fail simulation because of a reference clock frequency that causes byte ordering mismatches from the RX transceiver.

    Resolution

    To avoid this issue, set the reference clock frequency to 200 MHz or 500 MHz in the RapidIO parameter editor before generating your RapidIO MegaCore function.

    This issue is fixed in version 11.1 SP2 of the RapidIO MegaCore function.

    Related Products

    This article applies to 1 products

    Stratix® FPGAs