Arria 10 GX Transceiver Signal Integrity Development Kit User Guide

ID 683553
Date 8/08/2017
Public
Document Table of Contents

5.1. Board Overview

This section provides an overview of the Intel® Arria® 10 GX transceiver signal integrity development board, including an annotated board image and component descriptions.
Figure 3. Overview of the Arria 10 GX Transceiver Signal Integrity Development Board Features
Table 3.  Transceiver Signal Integrity Development Kit Components
Board Reference Type Description
Featured Devices
U51 FPGA Arria 10 GX1150 FPGA (10AX115F1932C)
U32 CPLD MAX V CPLD (5M2210ZF256), 256-pin BGA
General User Input and Output
D13 - D20 User LEDs (Green) User LEDs (Green)
D21 - D26 MAX V LEDs (Green) MAX V LEDs (Green)
S1 - S12 User Push Buttons User Push Buttons
SW2, SW6 User DIP Switches User DIP Switches
SW3 MAX V DIP Switch MAX V DIP Switch
J20 LCD Display Header Connector for 16 Character x 2 Line LCD I2C
Configuration, Status and Setup Elements
J66 USB Blaster Programming Header (uses JTAG mode only) Header to interface external USB Blaster direct to FPGA (through USB2 MAX2)
D4 Green LED USB2 Transmit-Receive Activity
D8-D12 Ethernet LEDs Ethernet LEDs (TX / RX / LINK)
Clock Circuitry
X3 25-MHz Oscillator This 25-MHz oscillator is the clock source to clock buffer ICS557-03 that provides selectable frequencies and spread percentages of its differential outputs.
X4 50-MHz oscillator This 50-MHz oscillator is the clock source to clock buffer SL18860DC that provides three 50 MHz outputs to the FPGA (x2) and the MAX V (x1)
SW4 Spread spectrum / Frequency selection switch

SW4 selects frequency and spread spectrum percentages of clock buffer outputs ICS557-03. Refer to Table 4 for additional details.

J49 - J50 External core clock input SMA External input at CLKIN_3B0 p/n
J51 - J52 External core clock output SMA external output at PLL_3B_CLKOUT0 p/n
Y3 Transceiver Dedicated Reference Clock / Programmable Oscillator Feeds REFCLKs on left side of the Arria 10 GX device and an LVDS trigger output at board reference J100/J101. The external input is available at board reference J53 and J54. The default frequency is 644.53125 MHz.
Y4 Transceiver Dedicated Reference Clock / Programmable Oscillator Feeds REFCLKs on left side of the Arria 10 GX device and an LVDS trigger output at board reference J102/J103. The external input is available at board reference J56 and J57. The default frequency is 706.25 MHz.
Y5 Transceiver Dedicated Reference Clock / Programmable Oscillator Feeds REFCLKs on right side of the Arria 10 GX device and an LVDS trigger output at board reference J104/J105. The external input is available at board reference J59 and J60. The default frequency is 625 MHz.
Y6 Transceiver Dedicated Reference Clock / Programmable Oscillator Feeds REFCLKs on right side of the Arria 10 GX device and an LVDS trigger an output at board reference J106 / J107. The external input is available at board reference J62 and J63. The default frequency is 875 MHz.
Y2 Global Clock / 25 MHz Oscillator 25-MHz crystal oscillator input to Si5338A clock buffer that feeds core fabric
X5 Global Clock / 125 MHz Oscillator Feeds core fabric at CLKIN_2L0 p/n
Transceiver Interfaces
J46 High Density Connector 15Gbps, 5 channels High Density Connector
J47 High Density Connector 15Gbps, 5 channels High Density Connector

J30 - J45

J67- J74

2.4 mm SMA Connector 25.78 Gbps, 4 channels 2.4 mm SMA Connector
J24 CFP2 Optical Transceiver Interface 25.78 Gbps, 4 Transceiver channels connected to the CFP2 module
J23, J25, J26, J27 CFP2 optional MCLK input / output

CFP2 TX MCLK SMA Connectors

CFP2 RX MCLK SMA Connectors

J28 QSFP+ optical transceiver interface 25.78 Gbps, 4 Transceiver channels connected to the QSFP+ module.
J29 SFP+ optical transceiver interface 14 Gbps, single Transceiver channel connected to the SFP+ module.
J22 Backplane Connector 17 Gbps, 4 transceiver channels connected to the Amphenol backplane connector.
Memory Devices
U33, U34 Flash Memory Two 1-Gbit Micron PC28F00AP30BF CFI Flash device
Communication Ports
J19 Gigabit Ethernet port RJ-45 connector which provides a 10/100/1000 Ethernet connection through a Marvell 88E1111 PHY
CN1 USB Type-B connector Connects a type-B USB cable
Power Supply
U209 LTM 2987 Linear Technology Power monitor device
U225 LTC2974 Linear Technology Power monitor device
Table 4.  SW-4 Board Reference
Board Reference Spread Spectrum/ Frequency Selection Switch Spread Spectrum Buffer Inputs  
SW4-1 S0
S1 S0 CLK Freq
0 0 25 MHz
0 1 100 MHz
1 0 125 MHz
1 1 200 MHz
SW4-2 S1
SW4-3 SS0
SS1 SS0 Spread %
0 0 +/-25
0 1 -0.5
1 0 -0.75
1 1 no spread
SW4-4 SS1