Arria 10 GX Transceiver Signal Integrity Development Kit User Guide

ID 683553
Date 8/08/2017
Public
Document Table of Contents

5.9. Transceiver Channels

The Intel® Arria® 10 GX transceiver signal integrity development board dedicates 29 transceiver channels from both the left and right sides of the device. Transceiver channels are allocated as shown in the table below
Table 14.  Arria 10 Transceiver Channels
Transceiver Channel Data Rate Number of channels
High Density Connector - J46 (Samtec Bullseye connector) 15 Gbps 5
High Density Connector - J47 (Samtec Bullseye connector) 15 Gbps 5
Amphenol (Excede+) Backplane Connector 15 Gbps 4
CFP2 Optical Interface 25.78 Gbps (applies to GT device only) 4
SFP+ Optical Interface 14 Gbps 1
QSFP+ Optical Interface 25.78 Gbps (applies to GT device only) 4
2.4 mm SMA 'Gold' channel 15 Gbps 1
2.4 mm SMA 'Platinum' channel 15 Gbps 1
2.4 mm SMA channels 15 Gbps 4
Figure 11. Arria 10 GX Transceiver Usage Block Diagram
Table 15.  Amphenol Backplane Connector (J22)
Signal Net Name FPGA Pin Number Description
GXBR_4H_TX0p D1 GXB transmit
GXBR_4H_TX0n D2 GXB transmit
GXBR_4H_TX1p C3 GXB transmit
GXBR_4H_TX1n C4 GXB transmit
GXBR_4H_TX2p B1 GXB transmit
GXBR_4H_TX2n B2 GXB transmit
GXBR_4H_TX3p A3 GXB transmit
GXBR_4H_TX3n A4 GXB transmit
GXBR_4H_RX0p H5 GXB receive
GXBR_4H_RX0n H6 GXB receive
GXBR_4H_RX1p G7 GXB receive
GXBR_4H_RX1n G8 GXB receive
GXBR_4H_RX2p F5 GXB receive
GXBR_4H_RX2n F6 GXB receive
GXBR_4H_RX3p E7 GXB receive
GXBR_4H_RX3n E8 GXB receive
Table 16.  QSFP+ Connector Interface (J28)
Signal Net Name FPGA Pin Number Description
GXBL_1E_TX0p AP44 GXB transmit
GXBL_1E_TX0n AP43 GXB transmit
GXBL_1E_TX1p AM44 GXB transmit
GXBL_1E_TX1n AM43 GXB transmit
GXBL_1E_TX3p AH44 GXB transmit
GXBL_1E_TX3n AH43 GXB transmit
GXBL_1E_TX4p AF44 GXB transmit
GXBL_1E_TX4n AF43 GXB transmit
GXBL_1E_RX0p AG42 GXB receive
GXBL_1E_RX0n AG41 GXB receive
GXBL_1E_RX1p AF40 GXB receive
GXBL_1E_RX1n AF39 GXB receive
GXBL_1E_RX3p AD40 GXB receive
GXBL_1E_RX3n AD39 GXB receive
GXBL_1E_RX4p AC42 GXB receive
GXBL_1E_RX4n AC41 GXB receive
Table 17.  SFP+ Interface Connector (J29)
Signal Net Name FPGA Pin Number Description
GXBR_4C_TX0p BC7 GXB transmit
GXBR_4C_TX0n BC8 GXB transmit
GXBR_4C_RX0p AW7 GXB receive
GXBR_4C_RX0n AW8 GXB receive
Table 18.  CFP2 Interface Connector (J24A / J24B)
Signal Net Name FPGA Pin Number Description
GXBL_1H_TX0p D44 GXB transmit
GXBL_1H_TX0n D43 GXB transmit
GXBL_1H_TX1p C42
GXB transmit
Note: TX1 p/n pins swapped at CFP2 connector J24B
GXBL_1H_TX1n C41
GXB transmit
Note: TX1 p/n pins swapped at CFP2 connector J24B
GXBL_1H_TX3p A42 GXB transmit
GXBL_1H_TX3n A41 GXB transmit
GXBL_1H_TX4p B40
GXB transmit
Note: TX4 p/n pins swapped at CFP2 connector J24B
GXBL_1H_TX4n B39
GXB transmit
Note: TX4 p/n pins swapped at CFP2 connector J24B
GXBL_1H_RX0p H40
GXB receive
Note: RX0 p/n pins swapped at CFP2 connector J24B
GXBL_1H_RX0n H39
GXB receive
Note: RX0 p/n pins swapped at CFP2 connector J24B
GXBL_1H_RX1p G38 GXB receive
GXBL_1H_RX1n G37 GXB receive
GXBL_1H_RX3p E37
GXB receive
Note: RX3 p/n pins swapped at FPGA
GXBL_1H_RX3n E38
GXB receive
Note: RX3 p/n pins swapped at FPGA
GXBL_1H_RX4p D40 GXB receive
GXBL_1H_RX4n D39 GXB receive
Table 19.  High Density Connectors - 2.4mm SMA Connectors (J46 / J47)
Signal Net Name FPGA Pin Number Description
GXBR_4E_TX_2p AK1 GXB transmit
GXBR_4E_TX_2n AK2 GXB transmit
GXBR_4E_TX_3p AH1 GXB transmit
GXBR_4E_TX_3n AH2 GXB transmit
GXBR_4E_TX_4p AF1 GXB transmit
GXBR_4E_TX_4n AF2 GXB transmit
GXBR_4E_TX_5p AD1 GXB transmit
GXBR_4E_TX_5n AD2 GXB transmit
GXBR_4E_RX_2p AE3 GXB receive
GXBR_4E_RX_2n AE4 GXB receive
GXBR_4E_RX_3p AD5 GXB receive
GXBR_4E_RX_3n AD6 GXB receive
GXBR_4E_RX_4p AC3 GXB receive
GXBR_4E_RX_4n AC4 GXB receive
GXBR_4E_RX_5p AB5 GXB receive
GXBR_4E_RX_5n AB6 GXB receive
GXBR_4F_TX_0p AB1 GXB transmit
GXBR_4F_TX_0n AB2 GXB transmit
GXBR_4F_TX_1p Y1 GXB transmit
GXBR_4F_TX_1n Y2 GXB transmit
GXBR_4F_TX_2p V1 GXB transmit
GXBR_4F_TX_2n V2 GXB transmit
GXBR_4F_TX_3p T1 GXB transmit
GXBR_4F_TX_3n T2 GXB transmit
GXBR_4F_TX_4p P1 GXB transmit
GXBR_4F_TX_4n P2 GXB transmit
GXBR_4F_TX_5p M1 GXB transmit
GXBR_4F_TX_5n M2 GXB transmit
GXBR_4F_RX_0p AA3 GXB receive
GXBR_4F_RX_0n AA4 GXB receive
GXBR_4F_RX_1p W3 GXB receive
GXBR_4F_RX_1n W4 GXB receive
GXBR_4F_RX_2p Y5 GXB receive
GXBR_4F_RX_2n Y6 GXB receive
GXBR_4F_RX_3p V5 GXB receive
GXBR_4F_RX_3n V6 GXB receive
GXBR_4F_RX_4p U3 GXB receive
GXBR_4F_RX_4n U4 GXB receive
GXBR_4F_RX_5p T5 GXB receive
GXBR_4F_RX_5n T6 GXB receive