4G Turbo-V Intel® FPGA IP User Guide

ID 683882
Date 4/01/2024
Public
Document Table of Contents

4.1. 4G Turbo-V Downlink Accelerator

The downlink accelerator comprises a code block CRC attachment block and a Turbo encoder (Intel Turbo FPGA IP) and rate matcher.
Figure 4. 4G Downlink AcceleratorThe input data is 8-bit wide and the output data is 24-bit wide. The rate matcher consists of three subblock interleavers, a bit selector, and a bit collector.

The 4G downlink accelerator implements a code block CRC attachment with 8-bit parallel CRC computation algorithm. The input to the CRC attachment block is 8-bit wide. In the normal mode, the number of inputs to the CRC block is K-24, where K is the block size based on the size index. The additional CRC sequence of 24 bits is attached to the incoming code block of data in the CRC attachment block and then passes to the Turbo encoder. In the CRC bypass mode, the number of inputs is K size of 8-bit wide passed to the Turbo encoder block.