AXI Streaming Intel® FPGA IP for PCI Express* User Guide

ID 790711
Date 2/12/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.13. Serial Data Signals

The AXI Streaming Intel® FPGA IP for PCI Express* for PCI Express* natively supports 4, 8, or 16 PCIe* lanes. Each lane includes a TX differential pair and an RX differential pair. Data is striped across all available lanes. Refer to the table Variables Used in the Bus Indices for more details on bus indices.

The following table shows the signals of the Serial Interface of the AXI Streaming Intel® FPGA IP for PCI Express* .

Table 57.  Serial Data Signals
Signal Name Direction Clock Domain Description

tx_p_out[<b>-1:0],

tx_n_out[<b>-1:0]

Output N/A Transmit serial data outputs using the High-Speed Differential I/O standard.

rx_p_in[<b>-1:0],

rx_n_in[<b>-1:0]

Input N/A Receive serial data inputs using the High-Speed Differential I/O standard.