Embedded Design Handbook

ID 683689
Date 8/28/2023
Public
Document Table of Contents

5.4. Boot Time Performance Analysis

Intel performed a boot time performance analysis for Intel® MAX® 10 FPGA based on several use cases. This section provides guidance on how to reduce Nios® II boot time in MAX10 design and boot time estimation based on performance analysis. You can use the information in this section as a guideline when designing your custom design.

Figure 231. Boot Time Performance Analysis Design Block Diagram

Diagram shows the design was being used to run the Intel® MAX® 10 FPGA boot time performance analysis. The Nios® II processor was configured with special settings for some of the use cases.

Regardless of the boot device, there are only 2 types of boot methods:

  1. Nios® II processor application execute-in-place.
  2. Nios® II processor application copied from boot device to RAM using boot copier.

For boot performance analysis, the Nios® II processor application sizes varies between 10kB to 64kB.