Embedded Design Handbook

ID 683689
Date 8/28/2023
Public
Document Table of Contents

4.4.4.8.1. Modifying the Nios® II Hardware Design

You must modify the Nios® II Ethernet Standard design example for this tutorial. To modify the Nios® II Ethernet Standard design example, follow these steps:

  1. In Intel® Quartus® Prime software, on the Tools menu, click Platform Designer .
  2. In <project_directory>, click peripheral_system.qsys.
  3. Right click the high_res_timer module and then click Edit.
  4. Under Timeout period, set the interval time Period to 1 and the units to us (microseconds).
  5. Click Finish.
  6. On the File menu, click Save.
  7. The Nios® II Ethernet Standard design example is a hierarchal based design. To generate the system, on the File menu, click Open, and then select eth_std_main_system.qsys.
  8. Click the Generation tab.
  9. Turn on the Create HDL design files for synthesis and Create block symbol file (.bsf) options.
  10. Ensure that the Output Directory path is <project_directory> /eth_std_main_system.
  11. Click Generate. Save the system if the software prompts you to do so.
  12. Exit Platform Designer when generation is complete.
  13. To generate the .sof, in the Intel® Quartus® Prime software, on the Processing menu, click Start Compilation.
  14. Click OK when the following message appears:
    Full Compilation was successful